# **Dot matrix OLED display module Manual**

# **DG223A**

## 1. FUNCTIONS & FEATURES

Features

- Display Mode: Passive Matrix
- Number of Pixels: 128×32 dots
- Display Color: Monochrome ( White / Bule / Yellow/Green)
- Drive Duty: 1/64 Duty
- Driver IC: SSD1305 / SSD1309
- Interface: Parallel, SPI and IIC port

# 2. MECHANICAL SPECIFICATIONS

| ITEM           | SPECIFICATIONS                          | UNIT |
|----------------|-----------------------------------------|------|
| Module Size    | $66.5L \times 35.0W \times 8.8$ (MAX) H | mm   |
| View Area      | 57. 0×15. 1                             | mm   |
| Effective Area | $55.02 \times 13.1$                     | mm   |
| Pixel Size     | 0. 41×0.39                              | mm   |
| Pixel Pitch    | 0.43×0.41                               | mm   |

### 3. EXTERNAL DIMENSIONS (Unit: mm)



### 4. BLOCK DIAGRAM



#### 5. POWER SUPPLY



# 6. PIN DESCRIPTION

| ITEM | SYMBOL | LEVEL  | FUNCTION                                             |
|------|--------|--------|------------------------------------------------------|
| 1    | VSS    | 0      | Power Ground                                         |
| 2    | VDD    | 3~5V   | Power Supply for Logic                               |
| 3    | V0     |        | Power supply for display module circuit              |
| 4    | /DC    | H/L    | Data / Command control                               |
| 5    | WR     | H/L    | H: Read L:Write                                      |
| 6    | /RD    | H,H->L | Enabel Signal                                        |
| 7    | D0     |        |                                                      |
| ~    | ~      | H/L    | Data Bus                                             |
| 14   | D7     |        |                                                      |
| 15   | /CS    | H/L    | Chip select                                          |
| 16   | RES    | H/L    | Active LOW Reset signal.(RC Reset circuit on board.) |
| 17   | BS1    | H/L    | Communicationg protocol select                       |
| 18   | BS2    | H/L    | Communicationg protocol select                       |
| 19   | NC     |        | Float or connect to VSS                              |
| 20   | FG     |        | Frame Ground                                         |

## 7. Absolute Maximum Ratings

| Parameter                  | Symbol | Min | Max | Unit | Notes |
|----------------------------|--------|-----|-----|------|-------|
| Supply Voltage for Logic   | Vdd    | 2.4 | 5.0 | V    | 1, 2  |
| Supply Voltage for Display | Vcc    | 0   | 15  | V    | 1, 2  |
| Operating Temperature      | Тор    | -40 | 85  | °C   | -     |
| Storage Temperature        | Tst    | -40 | 90  | °C   | -     |

Note 1: All the above voltages are on the basis of "VSS = 0V".

Note 2: When this module is used beyond the above absolute maximum ratings, permanent breakage of the module may occur. Also, for normal operations, it is desirable to use this module under the conditions according to Section 3. "Optics & Electrical Characteristics". If this module is used beyond these conditions, malfunctioning of the module can occur and the reliability of the module may deteriorate.

| Items                       | Symbol           | Condition         | Min     | ТҮР | Max     | Unit |
|-----------------------------|------------------|-------------------|---------|-----|---------|------|
| Operating Temperature Range | Тор              | Absolute Max      | -40     |     | +85     | °C   |
| Storage Temperature Range   | Tst              | Absolute Max      | -40     |     | +90     | °C   |
|                             |                  |                   |         |     |         |      |
| Supply Voltage              | Vdd              |                   | 3.0     | 3.3 | 3.6     | V    |
| Supply Current (logic)      | Idd              | Ta=25°C, VDD=3.3V |         | 180 | 300     | μΑ   |
| Supply Current (display)    | ICC              | 50% ON, VDD=3.3V  |         | 62  | 70      | mA   |
|                             | ICC              | 100% ON, VDD=3.3V |         | 113 | 120     | mA   |
| Sleep Mode Current          | IDD+ICCS<br>LEEP |                   |         | 3   | 15      | μΑ   |
| "H" Level input             | Vih              |                   | 0.8*VDD |     | VDD     | V    |
| "L" Level input             | Vil              |                   | VSS     |     | 0.2*VDD | V    |
| "H" Level output            | Voh              |                   | 0.9*VDD |     | VDD     | V    |
| "L" Level output            | Vol              |                   | VSS     | _   | 0.1*VDD | V    |

### **8. ELECTRICAL CHARACTERISTICS**

#### **Optical Characteristics**

| Item                   | Symbol | Condition                    | Min.   | Тур. | Max. | Unit  |
|------------------------|--------|------------------------------|--------|------|------|-------|
| Viewing Angle – Top    | AV     |                              | _      | 80   |      | 0     |
| Viewing Angle – Bottom | AV     |                              | _      | 80   |      | 0     |
| Viewing Angle – Left   | AH     |                              | _      | 80   |      | 0     |
| Viewing Angle – Right  | AH     |                              | _      | 80   |      | 0     |
| Contrast Ratio         | Cr     |                              | 2000:1 |      |      |       |
| Response Time (rise)   | Tr     |                              |        | 10   |      | us    |
| Response Time (fall)   | Tf     |                              |        | 10   |      | us    |
| Brightness             |        | 50% checkerboard             | 100    | 120  |      | cd/m2 |
| Lifetime               |        | Ta=25°C, 50%<br>checkerboard | 10,000 | —    |      | Hrs   |

Note: Lifetime at typical temperature is based on accelerated high-temperature operation. Lifetime is tested at

average 50% pixels on and is rated as Hours until Half-Brightness. The Display OFF command can be used to

extend the lifetime of the display.

Luminance of active pixels will degrade faster than inactive pixels. Residual (burn-in) images may occur. To avoid this, every pixel should be illuminated uniformly.

8.1- Built-in SSD1309 controller. Instruction Table

| Instruction                                       | D/C | HEX                    | DB7         | DB6         | Coc<br>DB5  | de<br>DB4   | DB3         | DB2           | DB1           | DB0           | Description                                                                                                                                                                                       | RESET<br>value |
|---------------------------------------------------|-----|------------------------|-------------|-------------|-------------|-------------|-------------|---------------|---------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Set Lower Column                                  | 0   | 00~ 0F                 | 0           | 0           | 0           | 0           | X3          | X2            | X1            | XO            | Set the lower nibble of the column start address register for Page                                                                                                                                | 0              |
| Start Address                                     |     |                        |             |             |             |             |             |               |               |               | Addressing Mode.                                                                                                                                                                                  |                |
| Set Higher<br>Column Start<br>Address             | 0   | 10~1F                  | 0           | 0           | 0           | 1           | Х3          | X2            | X1            | XO            | Set the higher nibble of the column start address register for Page<br>Addressing Mode.                                                                                                           | 0              |
| Set Memory                                        | 0   | 20                     | 0           | 0           | 1           | 0           | 0           | 0             | 0             | 0             | A[1:0] = 00b, Horizontal Addressing Mode                                                                                                                                                          |                |
| Addressing Mode                                   |     | A[1:0]                 | *           | *           | *           | *           | *           | *             | A1            | A0            | A[1:0] = 01b, Vertical Addressing Mode<br>A[1:0] = 10b, Page Addressing Mode<br>A[1:0] = 11b, Invalid                                                                                             | 10b            |
| Set Column                                        | 0   | 21                     | 0           | 0           | 1           | 0           | 0           | 0             | 0             | 1             | Setup column start and end address                                                                                                                                                                |                |
| Address                                           |     | A[7:0]<br>B[7:0]       | A7<br>B7    | A6<br>B6    | A5<br>B5    | A4<br>B4    | A3<br>B3    | A2<br>B2      | A1<br>B1      | A0<br>B0      | A[7:0]: Column start address. Range: 0-131d<br>B[7:0]: Column end address. Range: 0-131d                                                                                                          | 0<br>131d      |
| Set Page Address                                  | 0   | 22<br>A[2:0]<br>B[2:0] | 0<br>*<br>* | 0<br>*<br>* | 1<br>*<br>* | 0<br>*<br>* | 0<br>*<br>* | 0<br>A2<br>B2 | 1<br>A1<br>B1 | 0<br>A0<br>B0 | Setup page start and end address<br>A[2:0]: Page start address. Range: 0-7d<br>B[2:0]: Page end address. Range: 0-7d                                                                              | 0<br>7d        |
| Set Display Start<br>Line                         | 0   | 40~7F                  | 0           | 1           | X5          | X4          | Х3          | X2            | X1            | xo            | Set display RAM display start line register from 0-63d.                                                                                                                                           | 0              |
| Set Contrast<br>Control                           | 0   | 81<br>A[7:0]           | 1<br>A7     | 0<br>A6     | 0<br>A5     | 0<br>A4     | 0<br>A3     | 0<br>A2       | 0<br>A1       | 1<br>A0       | Double byte command to select 1 out of 256 contrast steps. Contrast increases as the value increases.                                                                                             | 0x80           |
| Set Brightness                                    | 0   | 82<br>A[7:0]           | 1<br>A7     | 0<br>A6     | 0<br>A5     | 0<br>A4     | 0<br>A3     | 0<br>A2       | 1<br>A1       | 0<br>A0       | Double byte command to select 1 out of 256 brightness steps.<br>Brightness increases as the value increases.                                                                                      | 0x80           |
| Set Look-Up Table                                 | 0   | 91<br>V[5:0]           | 1<br>*      | 0<br>*      | 0           | 1           | 0           | 0             | 0             | 1             | Set current drive pulse width of Bank 0, Color A, B and C.<br>Bank 0: X[5:0] = 31 to 63. Pulse width set to 32 to 64 clocks.                                                                      | 0x31           |
|                                                   |     | X[5:0]<br>A[5:0]       | *           | *           | X5<br>A5    | X4<br>A4    | X3<br>A3    | X2<br>A2      | X1<br>A1      | X0<br>A0      | Color A: X[5:0] = 31 to 63. Pulse width set to 32 to 64 clocks.                                                                                                                                   | 0x31<br>0x3F   |
|                                                   |     | B[5:0]<br>C[5:0]       | *           | *           | B5<br>C5    | B4<br>C4    | B3<br>C3    | B2<br>C2      | B1<br>C1      | B0<br>C0      | Color B: $X[5:0] = 31$ to 63. Pulse width set to 32 to 64 clocks.<br>Color C: $X[5:0] = 31$ to 63. Pulse width set to 32 to 64 clocks.                                                            | 0x3F<br>0x3F   |
| Set Bank Color of                                 | 0   | 92                     | 1           | 0           | 0           | 1           | 0           | 0             | 1             | 0             | Note: Color D pulse width is fixed at 64 clocks.<br>Sets the bank color of Bank1~Bank16 to any one of the 4 colors A,B,C,                                                                         |                |
| Bank1 to Bank16                                   |     | A[7:0]                 | A7          | A6          | A5          | A4          | A3          | A2            | A1            | A0            | and D.                                                                                                                                                                                            |                |
| (Page 0)                                          |     | B[7:0]                 | B7          | B6          | B5          | B4          | B3          | B2            | B1            | BO            | A[1:0] : 00b, 01b, 10b, or 11b for Color = A, B, C, or D of BANK1.<br>A[3:2] : 00b, 01b, 10b, or 11b for Color = A, B, C, or D of BANK2.                                                          |                |
|                                                   |     | C[7:0]<br>D[7:0]       | C7<br>D7    | C6<br>D6    | C5<br>D5    | C4<br>D4    | C3<br>D3    | C2<br>D2      | C1<br>D1      | C0<br>D0      | ·                                                                                                                                                                                                 |                |
|                                                   |     | D[7:0]                 | 0/          |             | 05          | 04          | 05          |               |               |               |                                                                                                                                                                                                   |                |
|                                                   |     |                        |             |             |             |             |             |               |               |               | D[5:4]: 00b, 01b, 10b, or 11b for Color = A, B, C, or D of BANK15.<br>D[7:6]: 00b, 01b, 10b, or 11b for Color = A, B, C, or D of BANK16.                                                          |                |
| Set Bank Color of                                 | 0   | 93                     | 1           | 0           | 0           | 1           | 0           | 0             | 1             | 1             | Sets the bank color of Bank17~Bank32 to any one of the 4 colors                                                                                                                                   |                |
| Bank17 to Bank32                                  |     | A[7:0]                 | A7          | A6          | A5          | A4          | A3          | A2            | A1            | A0            | A,B,C, and D.                                                                                                                                                                                     |                |
| (Page 1)                                          |     | B[7:0]                 | B7          | B6          | B5          | B4          | B3          | B2            | B1            | B0            | A[1:0] : 00b, 01b, 10b, or 11b for Color = A, B, C, or D of BANK17.                                                                                                                               |                |
|                                                   |     | C[7:0]<br>D[7:0]       | C7<br>D7    | C6<br>D6    | C5<br>D5    | C4<br>D4    | C3<br>D3    | C2<br>D2      | C1<br>D1      | C0<br>D0      | A[3:2] : 00b, 01b, 10b, or 11b for Color = A, B, C, or D of BANK18.                                                                                                                               |                |
|                                                   |     |                        |             |             |             |             |             |               |               |               | D[5:4] : 00b, 01b, 10b, or 11b for Color = A, B, C, or D of BANK31.<br>D[7:6] : 00b, 01b, 10b, or 11b for Color = A, B, C, or D of BANK32.                                                        |                |
| Set Segment<br>Remap                              | 0   | A0/A1                  | 1           | 0           | 1           | 0           | 0           | 0             | 0             | XO            | X[0] = 0; Column address 0 is mapped to SEG0<br>X[0] = 1; Column address 131 is mapped to SEG0                                                                                                    | 0              |
| Entire Display ON                                 | 0   | A4/A5                  | 1           | 0           | 1           | 0           | 0           | 1             | 0             | XO            | X[0] = 0; Resume RAM content display. Output follows RAM content.<br>X[0] = 1; Entire display ON. Output ignores RAM content.                                                                     | 0              |
| Set Normal/<br>Inverse Display                    | 0   | A6/A7                  | 1           | 0           | 1           | 0           | 0           | 1             | 1             | xo            | X[0] = 0; Normal display.<br>X[0] = 1; Inverse display.                                                                                                                                           | 0              |
| Set Multiplex<br>Ratio                            | 0   | A8<br>A[5:0]           | 1<br>*      | 0<br>*      | 1<br>A5     | 0<br>A4     | 1<br>A3     | 0<br>A2       | 0<br>A1       | 0<br>A0       | Set MUX ratio to N+1 MUX<br>N=A[5:0]; from 16MUX to 64MUX (0 to 14 are invalid)                                                                                                                   | 64             |
| Dim mode setting                                  | 0   | AB                     | 1           | 0           | 1           | 0           | 1           | 0             | 1             | 1             | A[3:0] = reserved. Set as 0000b                                                                                                                                                                   |                |
|                                                   |     | A[3:0]                 | *           | *           | *           | *           | A3          | A2            | A1            | A0            | B[7:0] = Set contrast for BANKO. Range 0-255d. Refer to command 81h.                                                                                                                              |                |
|                                                   |     | B[7:0]<br>C[7:0]       | В7<br>С7    | B6<br>C6    | В5<br>С5    | В4<br>С4    | В3<br>С3    | B2<br>C2      | В1<br>С1      | В0<br>С0      | C[7:0] = Set brightness for color bank. Range 0-255d. Refer to                                                                                                                                    |                |
|                                                   |     |                        |             |             |             |             |             |               |               |               | command 82h.                                                                                                                                                                                      |                |
| Master<br>configuration                           | 0   | AD<br>AE               | 1<br>1      | 0<br>0      | 1<br>0      | 0           | 1           | 1             | 01            | 1             | Selects external VCC supply                                                                                                                                                                       | AEh            |
| Set Display ON/<br>OFF                            | 0   | AC/<br>AE/             | 1           | 0           | 1           | 0           | 1           | 1             | A1            | A0            | ACh = Display ON in dim mode<br>AEh = Display OFF (sleep mode)                                                                                                                                    | AEh            |
| Set Page Start                                    | 0   | AF<br>B0~B7            | 1           | 0           | 1           | 1           | 0           | X2            | X1            | XO            | AFh = Display ON in normal mode<br>Set GDRAM Page Start Address for Page Addressing Mode using X[2:0].                                                                                            |                |
| Address<br>Set COM Output                         | 0   | C0/C8                  | 1           | 1           | 0           | 0           | и<br>ХЗ     | 0             | 0             | 0             | PAGE0°PAGE7<br>X[3] = 0; Normal mode. Scan from COM0 to COM[N-1]                                                                                                                                  | 0              |
| Scan Direction                                    |     |                        |             |             |             |             |             |               |               |               | X[3] = 1; Remapped mode. Scan from COM[N-1] to COM0                                                                                                                                               |                |
| Set Display Offset                                | 0   | D3<br>A[5:0]           | 1<br>*      | 1<br>*      | 0<br>A5     | 1<br>A4     | 0<br>A3     | 0<br>A2       | 1<br>A1       | 1<br>A0       | Set vertical shift by COM from 0~63.                                                                                                                                                              | 0              |
| Set Display Clock<br>Divide Ratio /<br>Oscillator | 0   | D5<br>A[7:0]           | 1<br>A7     | 1<br>A6     | 0<br>A5     | 1<br>A4     | 0<br>A3     | 1<br>A2       | 0<br>A1       | 1<br>A0       | A[3:0] = Define the divide ratio of the display clocks.<br>Divide ratio = A[3:0] +1<br>A[7:4] = Set the Oscillator Frequency. Frequency increases with the<br>value of A[7:4]. Range 0000b~1111b. | 0000b<br>0111b |
| Frequency<br>Set Area Color                       | 0   | D8                     | 1           | 1           | 0           | 1           | 1           | 0             | 0             | 0             | X[5:4] = 00b; Monochrome mode                                                                                                                                                                     | 00             |
| Mode ON/OFF &<br>Low Power                        |     | X[5:0]                 | ō           | 0           | X5          | x4          | 0           | X2            | 0             | xo            | X[5:4] = 11b; Area Color mode<br>X[2] = 0 and X[0] = 0; Normal power mode                                                                                                                         | 00             |
| Display Mode                                      |     |                        |             |             | -           |             |             | -             |               | <u> </u>      | X[2] = 1 and X[0] = 1; Set low power display mode                                                                                                                                                 | 21             |
| Set Pre-charge                                    | 0   | D9                     | 1           | 1           | 0           | 1           | 1           | 0             | 0             | 1             | A[3:0] = Phase 1 period of up to 15 DCLK clocks. 0 is invalid.<br>A[7:4] = Phase 2 period of up to 15 DCLK clocks. 0 is invalid.                                                                  | 2h<br>2h       |

-----

| Period           |   | A[7:0] | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 |                                             |      |
|------------------|---|--------|----|----|----|----|----|----|----|----|---------------------------------------------|------|
| Set COM pins     | 0 | DA     | 1  | 1  | 0  | 1  | 1  | 0  | 1  | 0  | X[4] = 0; Sequential COM pin configuration  |      |
| Hardware         |   | X[5:4] | 0  | 0  | X5 | X4 | 0  | 0  | 1  | 0  | X[4] = 1; Alternative COM pin configuration | 1    |
| configuration    |   |        |    |    |    |    |    |    |    |    | X[5] = 0; Disable COM Left/Right remap      |      |
|                  |   |        |    |    |    |    |    |    |    |    | X[5] = 1; Enable COM Left/Right remap       | 1    |
| Set VCOMH        | 0 | DB     | 1  | 1  | 0  | 1  | 1  | 0  | 1  | 1  | A[5:2] = 0000b; VCOMH = ~0.43*VCC           |      |
| Deselect Level   |   | A[5:2] | 0  | 0  | A5 | A4 | A3 | A2 | 0  | 0  | A[5:2] = 1101b; VCOMH = ~0.77*VCC           | 1101 |
|                  |   |        |    |    |    |    |    |    |    |    | A[5:2] = 1111b; VCOMH = ~0.83*VCC           |      |
| Enter Read       | 0 | EO     | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | Enter the Read/Modify/Write mode.           |      |
| Modify Write     |   |        |    |    |    |    |    |    |    |    |                                             |      |
| mode             |   |        |    |    |    |    |    |    |    |    |                                             |      |
| NOP              | 0 | E3     | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  | Command for No Operation                    |      |
| Exit Read Modify | 0 | EE     | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 0  | Exit the Read/Modify/Write mode.            |      |
| Write mode       |   |        |    |    |    |    |    |    |    |    |                                             |      |

For detailed instruction information, see SSD1309 datasheet .

#### MPU Interface

#### Serial Interface

The serial interface consists of serial clock SCLK, serial data SDIN, D/C, and /CS.

D0 acts as SCLK and D1 acts as SDIN. D2 should be left open. D3~D7, E, and R/W should be connected to GND.

| Function      | /RD | /WR | /CS | D/C | D0 |
|---------------|-----|-----|-----|-----|----|
| Write Command | 0   | 0   | 0   | 0   | 1  |
| Write Data    | 0   | 0   | 0   | 1   | ↑  |

SDIN is shifted into an 8-bit shift register on every rising edge of SCLK in the order of D7, D6,...D0.

D/C is sampled on every eighth clock and the data byte in the shift register is written to the GDRAM or

command register in the same clock.

Note: Read is not available in serial mode.

#### **I2C Interface**

The I2C interface consists of a slave address bit SA0, I2C-bus data signal SDA, and I2C-bus clock signal SCL.

D1 and D2 can be tied together, and act as SDA. D0 acts as SCL. Both the data and clock signals must be connected to pull-up resistors. /RES is used to initialize the device.

Note: SA0 bit allows the device to have a slave address of either "0111100" or "0111101".

**Note:** Data and acknowledgement are sent through the SDA. The ITO track resistance and the pull-up resistance at SDA becomes a voltage potential divider. As a result, it may not be possible to attain a valid logic

"0" level on SDA for the ACK signal. SDAIN must be connected, but SDAOUT may be disconnected and the ACK

signal will be ignored on the I2C bus.

#### 9. Graphic Display Data RAM (GDDRAM)

The GDDRAM is a bit mapped static RAM holding the bit pattern to be displayed. The size of the RAM is 128 x 64 bits and the RAM is divided into eight pages, from PAGE0 to PAGE7, which are used for monochrome 128x64 dot matrix display, as shown in Figure 8-13.

|                     |            | Row re-mapping       |
|---------------------|------------|----------------------|
| PAGE0 (COM0-COM7)   | Page 0     | PAGE0 (COM 63-COM56) |
| PAGE1 (COM8-COM15)  | Page 1     | PAGE1 (COM 55-COM48) |
| PAGE2 (COM16-COM23) | Page 2     | PAGE2 (COM47-COM40)  |
| PAGE3 (COM24-COM31) | Page 3     | PAGE3 (COM39-COM32)  |
| PAGE4 (COM32-COM39) | Page 4     | PAGE4 (COM31-COM24)  |
| PAGE5 (COM40-COM47) | Page 5     | PAGE5 (COM23-COM16)  |
| PAGE6 (COM48-COM55) | Page 6     | PAGE6 (COM15-COM8)   |
| PAGE7 (COM56-COM63) | Page 7     | PAGE7 (COM 7-COM0)   |
|                     | SEG0SEG127 |                      |
| Column re-mapping   | SEG127SEG0 |                      |

When one data byte is written into GDDRAM, all the rows image data of the same page of the current column are filled (i.e. the whole column (8 bits) pointed by the column address pointer is filled.). Data bit D0 is written into the top row, while data bit D7 is written into bottom row as shown in Figure 8-14.



Figure 8-14 : Enlargement of GDDRAM (No row re-mapping and column-remapping)

> Each box represents one bit of image data

#### **10. DESIGN AND HANDING PRECAUTION**

1. The LCD panel is made by glass. Any mechanical shock (eg. Dropping form high place) will damage the LCD module. Do not add excessive force on the surface of the display, which may cause the Display color change abnormally.

2. The polarizer on the LCD is easily get scratched. If possible, do not remove the LCD protective film until the last step of installation.

3. Never attempt to disassemble or rework the LCD module.

4. Only Clean the LCD with Isopropyl Alcohol or Ethyl Alcohol. Other solvents (eg. water) may damage the LCD.

5. When mounting the LCD module, make sure that it is free form twisting, warping and distortion.

6. Ensure to provide enough space(with cushion) between case and LCD panel to prevent external force adding on it, or it may cause damage to the LCD or degrade the display result

7. Only hold the LCD module by its side. Never hold LCD module by add force on the heat seal or TAB.

8. Never add force to component of the LCD module. It may cause invisible damage or degrade of the reliability.

9. LCD module could be easily damaged by static electricity. Be careful to maintain an optimum anti-static work environment to protect the LCD module.

10. When peeling of the protective film form LCD, static charge may cause abnormal display pattern. It is normal and will resume to normal in a short while.

11. Take care and prevent get hurt by the LCD panel edge.

12. Never operate the LCD module exceed the absolute maximum ratings.

13. Keep the signal line as short as possible to prevent noisy signal applying to LCD module.

14. Never apply signal to the LCD module without power supply.

15. IC chip (eg. TAB or COG) is sensitive to the light. Strong lighting environment could possibly cause malfunction. Light sealing structure casing is recommend.

16. LCD module reliability may be reduced by temperature shock.

17. When storing the LCD module, avoid exposure to the direct sunlight, high humidity, high temperature or low temperature. They may damage or degrade the LCD module